ยป Publications 

Publications

Copyright information: personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the publisher.

A reconfigurable channel codec coprocessor for software radio multimedia applications

Publication typeConference paper
Year of publication2003
AuthorsAndrea Pacifici, Caterina Vendetti, Fabrizio Frescura, and Saverio Cacopardi
TitleA reconfigurable channel codec coprocessor for software radio multimedia applications
Conference name2003 International Symposium on Circuits and Systems (ISCAS 03)
Volume2
Issue
Pages41–44
Editor
PublisherIEEE
DateMay 2003
PlaceBangkok, Thailand
ISSN number
ISBN number0-7803-7761-3
Key wordssoftware radio, dsp, coprocessor
AbstractThis paper describes a coprocessor architecture for channel coding and decoding in software radio high bit rate applications. The proposed approach has been implemented in VHDL code. After a brief introduction about main target applications, and the motivation for the proposed architecture, we show the high level device layout, dwelling upon every single entity. Coprocessor functional behaviour has been analyzed by a Visual C++ simulator designed to this aim; in this document we show some of the most significant simulation results.
URLhttp://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=1205881
DOIhttp://dx.doi.org/10.1109/ISCAS.2003.1205881
Other information
Paper
Last update: 2015-10-12, 16:44:51